Institute for Communication Technologies and Embedded Systems

Accurate and Efficient Reliability Estimation Techniques during ADL-Driven Embedded Processor Design

Authors:
Wang, Z. ,  Singh, K. ,  Chen, C. ,  Chattopadhyay, A.
Book Title:
Design Automation and Test in Europe (DATE)
Publisher:
EDA Consortium
Pages:
p.p. 547--552
Address:
Grenoble, France
Date:
2013
ISBN:
978-1-45032-153-2
Language:
English
Abstract:
The downscaling of technology features has brought the system developers an important design criteria, reliability, into prime consideration. Due to external radiation effects and temperature gradients, the CMOS device is not guaranteed anymore to function flawlessly. On the other hand, admission for errors to occur allows extending the power budget. The power-performance-reliability trade-off compounds the system design challenge, for which efficient design exploration framework is needed. In this work, we present a high-level processor design framework extended with two reliability estimation techniques. First, a simulation-based technique, which allows a generic instruction-set simulator to estimate reliability via high-level fault injection capability. Second, a novel analytical technique, which is based on the reliability model for coarse logical operator blocks within a processor instruction. The techniques are tested with a RISC processor and several embedded application kernels. Our results show the efficiency and accuracy of these techniques against a HDL-level reliability estimation framework.
Download:
BibTeX