Institute for Communication Technologies and Embedded Systems

Technology-Aware Router Architectures for On-Chip-Networks in Heterogeneous Technologies

Authors:
Bamberg, L. ,  Krishna, T. ,  Joseph, J. M.
Book Title:
Proceedings of the Eight Annual ACM International Conference on Nanoscale Computing and Communication
Publisher:
Association for Computing Machinery, New York, NY, USA
Date:
2021
ISBN:
978-1-45038-710-1
DOI:
10.1145/3477206.3477457
Language:
English
Abstract:
Heterogeneous 3D/2.5D stacking allows to tightly couple components that are ideally integrated into different technologies yielding advantages in nearly all design metrics. Massively parallel and scalable communication architectures between the components in such 3D ICs are commonly implemented through Networks-on-Chip (NoCs). This paper contributes a systematic approach to improve the efficiency of NoCs for these heterogeneous 3D ICs. The core idea is a heterogeneous co-design of the NoC routing algorithm and router micro-architecture. Thereby, the level of heterogeneity is derived from the physical implications of the different technologies. The proposed systematic approach enables a simultaneous improvement in the NoC power consumption, silicon footprint, and performance by 17 %, 45 %, and 52 %, respectively.
Download:
BibTeX